Invention Grant
- Patent Title: Clock adjustment circuit and digital to analog converting device
- Patent Title (中): 时钟调节电路和数模转换器
-
Application No.: US14277004Application Date: 2014-05-13
-
Publication No.: US09203384B2Publication Date: 2015-12-01
- Inventor: Nyuk-How Thian , Chih-Jen Hsu
- Applicant: Phisontech Electronics (Malaysia) Sdn Bhd.
- Applicant Address: MY Penang
- Assignee: Phisontech Electronics (Malaysia) Sdn Bhd.
- Current Assignee: Phisontech Electronics (Malaysia) Sdn Bhd.
- Current Assignee Address: MY Penang
- Agency: Jianq Chyun IP Office
- Priority: MYPI2014000466 20140220
- Main IPC: H03M1/66
- IPC: H03M1/66 ; H03K5/04 ; H03K5/00

Abstract:
A clock adjustment circuit and a digital to analog converting device are provided. The clock adjustment circuit includes a selection circuit and a frequency decreasing circuit. The selection circuit is configured to generate a first selection signal in response to a frequency of an output clock signal. The frequency decreasing circuit is coupled to the selection circuit, and configured to generate the output clock signal by reducing a frequency of an input clock signal by a first ratio in response to a first level of the first selection signal, and configured to generate the output clock signal by reducing the frequency of the input clock signal by a second ratio in response to a second level of the first selection signal, wherein the first ratio is different from the second ratio. Accordingly, complexity of a circuit is reduced.
Public/Granted literature
- US20150236682A1 CLOCK ADJUSTMENT CIRCUIT AND DIGITAL TO ANALOG CONVERTING DEVICE Public/Granted day:2015-08-20
Information query