Invention Grant
- Patent Title: Multi-die, high current wafer level package
-
Application No.: US14803612Application Date: 2015-07-20
-
Publication No.: US09230903B2Publication Date: 2016-01-05
- Inventor: Arkadii V. Samoilov , Peter R. Harper , Viren Khandekar , Pirooz Parvarandeh
- Applicant: Maxim Integrated Products, Inc.
- Applicant Address: US CA San Jose
- Assignee: Maxim Integrated Products, Inc.
- Current Assignee: Maxim Integrated Products, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Advent LLP
- Main IPC: H01L23/498
- IPC: H01L23/498 ; H01L23/00 ; H01L21/56 ; H01L21/48 ; H01L21/311

Abstract:
Wafer-level package semiconductor devices for high-current applications are described that have pillars for providing electrical interconnectivity. In an implementation, the wafer-level package devices include an integrated circuit chip having at least one pillar formed over the integrated circuit chip. The pillar is configured to provide electrical interconnectivity with the integrated circuit chip. The wafer-level package device also includes an encapsulation structure configured to support the pillar. The wafer-level package device also includes an integrated circuit chip device (e.g., small die) configured upon the integrated circuit chip (e.g., large die). In the wafer-level package device, the height of the integrated circuit chip device is less than the height of the pillar and/or less than the combined height of the pillar and the one or more solder contacts.
Public/Granted literature
- US20150325512A1 MULTI-DIE, HIGH CURRENT WAFER LEVEL PACKAGE Public/Granted day:2015-11-12
Information query
IPC分类: