Invention Grant
US09231750B2 Low-power, low-latency architecture for telecom and datacom multiplexers and demultiplexers
有权
用于电信和数据通信复用器和解复用器的低功耗,低延迟架构
- Patent Title: Low-power, low-latency architecture for telecom and datacom multiplexers and demultiplexers
- Patent Title (中): 用于电信和数据通信复用器和解复用器的低功耗,低延迟架构
-
Application No.: US13800914Application Date: 2013-03-13
-
Publication No.: US09231750B2Publication Date: 2016-01-05
- Inventor: Paul Spencer Milton
- Applicant: Semtech Corporation
- Applicant Address: US CA Camarillo
- Assignee: Semtech Corporation
- Current Assignee: Semtech Corporation
- Current Assignee Address: US CA Camarillo
- Agency: Amin, Turocy & Watson, LLP
- Main IPC: H04J3/06
- IPC: H04J3/06 ; H04L7/00

Abstract:
Described herein are systems and methods for reducing power consumption, latency, and chip complexity in a datacom/telecom multiplexer and demultiplexer. Adding a high frequency analog domain data path around or in place of a standard digital core data path allows the elimination of the demultiplexing and multiplexing stages required to drop the data rate of data streams down to that required for a standard digital core. Latency is also reduced due to the higher operating frequency of sequential elements required for data operations. The digital core can be powered down when not in use, and can be activated when necessary.
Public/Granted literature
- US20150312022A1 LOW-POWER, LOW-LATENCY ARCHITECTURE FOR TELECOM AND DATACOM MULTIPLEXERS AND DEMULTIPLEXERS Public/Granted day:2015-10-29
Information query