Invention Grant
US09231750B2 Low-power, low-latency architecture for telecom and datacom multiplexers and demultiplexers 有权
用于电信和数据通信复用器和解复用器的低功耗,低延迟架构

Low-power, low-latency architecture for telecom and datacom multiplexers and demultiplexers
Abstract:
Described herein are systems and methods for reducing power consumption, latency, and chip complexity in a datacom/telecom multiplexer and demultiplexer. Adding a high frequency analog domain data path around or in place of a standard digital core data path allows the elimination of the demultiplexing and multiplexing stages required to drop the data rate of data streams down to that required for a standard digital core. Latency is also reduced due to the higher operating frequency of sequential elements required for data operations. The digital core can be powered down when not in use, and can be activated when necessary.
Information query
Patent Agency Ranking
0/0