Invention Grant
- Patent Title: Skew tolerant clock recovery architecture
- Patent Title (中): 宽容时钟恢复架构
-
Application No.: US14228029Application Date: 2014-03-27
-
Publication No.: US09246666B2Publication Date: 2016-01-26
- Inventor: Jonggab Kil
- Applicant: Jonggab Kil
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Blakely, Sokoloff, Taylor & Zafman LLP
- Main IPC: H04L7/00
- IPC: H04L7/00 ; H04L7/033

Abstract:
Described is an apparatus which comprises: a comparator unit to receive at least three data signals with respective clock signals embedded in the at least three data signals, the comparator unit to provide first, second, and third clock signals; and a delay unit coupled to the comparator unit, the delay unit to receive the first, second and third clock signals to generate delayed versions of the first, second and third clock signals respectively.
Public/Granted literature
- US20150280896A1 SKEW TOLERANT CLOCK RECOVERY ARCHITECTURE Public/Granted day:2015-10-01
Information query