Invention Grant
- Patent Title: Integrated clock architecture for improved testing
- Patent Title (中): 集成时钟架构,用于改进测试
-
Application No.: US13863656Application Date: 2013-04-16
-
Publication No.: US09251916B2Publication Date: 2016-02-02
- Inventor: Ramesh C. Tekumalla , Vijay Sharma
- Applicant: LSI Corporation
- Applicant Address: SG Singapore
- Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
- Current Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
- Current Assignee Address: SG Singapore
- Main IPC: G06F13/42
- IPC: G06F13/42 ; G11C29/12 ; G06F1/12 ; G01R31/3185 ; G11C29/32

Abstract:
A computer system includes a first on-chip controller and a second on-chip controller, both connected to a control element. In normal operation, the first and second on-chip controllers operate in different clock domains. During testing, the control element causes each on-chip controller to generate a substantially similar clock signal. The substantially similar clock signals are used to test substantially similar test circuitry connected to each on-chip controller, thereby reducing overhead associated with testing. A delay may be incorporated into the path of the clock signal of one of the on-chip controllers to reduce instantaneous power draw during testing.
Public/Granted literature
- US20140289550A1 Integrated Clock Architecture for Improved Testing Public/Granted day:2014-09-25
Information query