Invention Grant
US09252238B1 Semiconductor structures with coplanar recessed gate layers and fabrication methods
有权
具有共面凹陷栅极层的半导体结构和制造方法
- Patent Title: Semiconductor structures with coplanar recessed gate layers and fabrication methods
- Patent Title (中): 具有共面凹陷栅极层的半导体结构和制造方法
-
Application No.: US14461887Application Date: 2014-08-18
-
Publication No.: US09252238B1Publication Date: 2016-02-02
- Inventor: Kristina Trevino , Yuan-Hung Liu , Gabriel Padron Wells , Xing Zhang , Hoong Shing Wong , Chang Ho Maeng , Taejoon Han , Gowri Kamarthy , Isabelle Orain , Ganesh Upadhyaya
- Applicant: GLOBALFOUNDRIES Inc.
- Applicant Address: US CA Fremont KY Grand Cayman
- Assignee: LAM RESEARCH CORPORATION,GLOBALFOUNDRIES INC.
- Current Assignee: LAM RESEARCH CORPORATION,GLOBALFOUNDRIES INC.
- Current Assignee Address: US CA Fremont KY Grand Cayman
- Agency: Heslin Rothenberg Farley and Mesiti PC
- Agent Nicholas Mesiti
- Main IPC: H01L21/336
- IPC: H01L21/336 ; H01L29/66 ; H01L29/51 ; H01L29/49 ; H01L21/3213 ; H01L29/40

Abstract:
Semiconductor structures and fabrication methods are provided which includes, for instance, providing a gate structure over a semiconductor substrate, the gate structure including multiple conformal gate layers and a gate material disposed within the multiple conformal gate layers; recessing a portion of the multiple conformal gate layers below an upper surface of the gate structure, where upper surfaces of recessed, multiple conformal gate layers are coplanar; and removing a portion of the gate material to facilitate an upper surface of a remaining portion of the gate material to be coplanar with an upper surface of the recessed, multiple conformal gate layers.
Public/Granted literature
- US20160049495A1 SEMICONDUCTOR STRUCTURES WITH COPLANAR RECESSED GATE LAYERS AND FABRICATION METHODS Public/Granted day:2016-02-18
Information query
IPC分类: