Invention Grant
- Patent Title: Single event upset mitigation for electronic design synthesis
- Patent Title (中): 电子设计合成的单事件减轻
-
Application No.: US14220696Application Date: 2014-03-20
-
Publication No.: US09275179B2Publication Date: 2016-03-01
- Inventor: Daniel Platzker , Jeffrey Alan Kaady , Ashish Kapoor
- Applicant: Mentor Graphics Corporation
- Applicant Address: US OR Wilsonville
- Assignee: Mentor Graphics Corporation
- Current Assignee: Mentor Graphics Corporation
- Current Assignee Address: US OR Wilsonville
- Agency: Banner & Witcoff, Ltd.
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G01R31/3183

Abstract:
Technology is disclosed herein that provides for modifying a circuit design to reduce the potential occurrence of single event upset errors during operation of a device manufactured from the synthesized design. After a circuit design has been synthesized to a particular abstraction level, a static timing analysis procedure is run on the design. The slack values for paths within the design are determined based upon the static timing analysis procedure. Subsequently, delays are added to selected paths within the design based upon the slack values.
Public/Granted literature
- US20140289686A1 Single Event Upset Mitigation for Electronic Design Synthesis Public/Granted day:2014-09-25
Information query