Invention Grant
- Patent Title: Memory device implementing reduced ECC overhead
- Patent Title (中): 实现减少ECC开销的内存设备
-
Application No.: US13957251Application Date: 2013-08-01
-
Publication No.: US09280418B2Publication Date: 2016-03-08
- Inventor: Wing-Hin Kao , Jongsik Na
- Applicant: Integrated Silicon Solution, Inc.
- Applicant Address: US CA Milpitas
- Assignee: Integrated Silicon Solution, Inc.
- Current Assignee: Integrated Silicon Solution, Inc.
- Current Assignee Address: US CA Milpitas
- Agency: Van Pelt, Yi & James LLP
- Main IPC: G06F12/02
- IPC: G06F12/02 ; G06F11/10

Abstract:
A memory device using error correction code (ECC) implements a memory array parallel read-write method to reduce the storage overhead required for storing ECC check bits. The memory array parallel read-write method stores incoming address and data into serial-in parallel-out (SIPO) address registers and write data registers, respectively. The stored data are written to the memory cells in parallel when the SIPO registers are full. ECC check bits are generated for the block of parallel input data stored in the write data registers. During the read operation, a block of read out data corresponding to the read address are read from the memory cells in parallel and stored in read registers. ECC correction is performed on the block of read out data before the desired output data is selected for output.
Public/Granted literature
- US20150039844A1 MEMORY DEVICE IMPLEMENTING REDUCED ECC OVERHEAD Public/Granted day:2015-02-05
Information query