Invention Grant
US09304925B2 Distributed data return buffer for coherence system with speculative address support
有权
用于具有推测性地址支持的相干系统的分布式数据返回缓冲区
- Patent Title: Distributed data return buffer for coherence system with speculative address support
- Patent Title (中): 用于具有推测性地址支持的相干系统的分布式数据返回缓冲区
-
Application No.: US14061508Application Date: 2013-10-23
-
Publication No.: US09304925B2Publication Date: 2016-04-05
- Inventor: Kai Chirca , Matthew D Pierson
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Robert D. Marshall, Jr.; Frank D. Cimino
- Main IPC: G06F13/00
- IPC: G06F13/00 ; G06F12/08 ; G06F12/02 ; G06F11/22 ; G06F13/16

Abstract:
The MSMC (Multicore Shared Memory Controller) described is a module designed to manage traffic between multiple processor cores, other mastering peripherals or DMA, and the EMIF (External Memory InterFace) in a multicore SoC. Each processor has an associated return buffer allowing out of order responses of memory read data and cache snoop responses to ensure maximum bandwidth at the endpoints, and all endpoints receive status messages to simplify the return queue.
Public/Granted literature
- US20140115273A1 DISTRIBUTED DATA RETURN BUFFER FOR COHERENCE SYSTEM WITH SPECULATIVE ADDRESS SUPPORT Public/Granted day:2014-04-24
Information query