Invention Grant
- Patent Title: Etch damage and ESL free dual damascene metal interconnect
- Patent Title (中): 蚀刻损伤和无ESL双镶嵌金属互连
-
Application No.: US14146941Application Date: 2014-01-03
-
Publication No.: US09318377B2Publication Date: 2016-04-19
- Inventor: Sunil Kumar Singh , Chung-Ju Lee , Tien-I Bao
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacutring Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacutring Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Eschweiler & Associates, LLC
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/52 ; H01L21/768 ; H01L23/522 ; H01L23/532

Abstract:
A method of forming a dual damascene metal interconnect for a semiconductor device. The method includes forming a layer of low-k dielectric, forming vias through the low-k dielectric layer, depositing a sacrificial layer, forming trenches through the sacrificial layer, filling the vias and trenches with metal, removing the sacrificial layer, then depositing an extremely low-k dielectric layer to fill between the trenches. The method allows the formation of an extremely low-k dielectric layer for the second level of the dual damascene structure while avoiding damage to that layer by such processes as trench etching and trench metal deposition. The method has the additional advantage of avoiding an etch stop layer between the via level dielectric and the trench level dielectric.
Public/Granted literature
- US20140117561A1 ETCH DAMAGE AND ESL FREE DUAL DAMASCENE METAL INTERCONNECT Public/Granted day:2014-05-01
Information query
IPC分类: