Invention Grant
- Patent Title: Semiconductor device including a clock adjustment circuit
- Patent Title (中): 半导体装置包括时钟调整电路
-
Application No.: US14509894Application Date: 2014-10-08
-
Publication No.: US09325330B2Publication Date: 2016-04-26
- Inventor: Nobutaka Taniguchi
- Applicant: MICRON TECHNOLOGY, INC.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Priority: JP2013-211373 20131008
- Main IPC: H03L7/00
- IPC: H03L7/00 ; H03L7/085 ; H03K5/14

Abstract:
Disclosed herein is a semiconductor device that includes a first circuit comprising a plurality of first logic elements coupled in cascade and configured, in response to first and second clock signals and a control signal, to produce control information that indicates a first number of the first logic elements through which the control signal has been propagated during a period defined by a first change in logic level of the first clock signal and by a second change in logic level of the second clock signal, the first and second changes occurring adjacently to each other in same directions as each other, and a second circuit comprising a delay circuit configured to receive the first clock signal and the control information and to produce a third clock signal by delaying the first clock signal by an amount responsive to the control information.
Public/Granted literature
- US20150097604A1 SEMICONDUCTOR DEVICE INCLUDING A CLOCK ADJUSTMENT CIRCUIT Public/Granted day:2015-04-09
Information query