Invention Grant
- Patent Title: Multi-core interconnect in a network processor
- Patent Title (中): 网络处理器中的多核互连
-
Application No.: US13285629Application Date: 2011-10-31
-
Publication No.: US09330002B2Publication Date: 2016-05-03
- Inventor: Richard E. Kessler , David H. Asher , John M. Perveiler , Bradley D. Dobbie
- Applicant: Richard E. Kessler , David H. Asher , John M. Perveiler , Bradley D. Dobbie
- Applicant Address: US CA San Jose
- Assignee: Cavium, Inc.
- Current Assignee: Cavium, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Hamilton, Brook, Smith & Reynolds, P.C.
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F12/08

Abstract:
A network processor includes multiple processor cores for processing packet data. In order to provide the processor cores with access to a memory subsystem, an interconnect circuit directs communications between the processor cores and the L2 Cache and other memory devices. The processor cores are divided into several groups, each group sharing an individual bus, and the L2 Cache is divided into a number of banks, each bank having access to a separate bus. The interconnect circuit processes requests to store and retrieve data from the processor cores across multiple buses, and processes responses to return data from the cache banks. As a result, the network processor provides high-bandwidth memory access for multiple processor cores.
Public/Granted literature
- US20130111141A1 MULTI-CORE INTERCONNECT IN A NETWORK PROCESSOR Public/Granted day:2013-05-02
Information query