Invention Grant
US09336346B2 Integral fabrication of asymmetric CMOS transistors for autonomous wireless state radios and sensor/actuator nodes
有权
用于自主无线状态无线电和传感器/执行器节点的不对称CMOS晶体管的整体制造
- Patent Title: Integral fabrication of asymmetric CMOS transistors for autonomous wireless state radios and sensor/actuator nodes
- Patent Title (中): 用于自主无线状态无线电和传感器/执行器节点的不对称CMOS晶体管的整体制造
-
Application No.: US14168665Application Date: 2014-01-30
-
Publication No.: US09336346B2Publication Date: 2016-05-10
- Inventor: Rainer Herberholz
- Applicant: QUALCOMM TECHNOLOGIES INTERNATIONAL, LTD.
- Applicant Address: GB Cambridge
- Assignee: QUALCOMM TECHNOLOGIES INTERNATIONAL, LTD.
- Current Assignee: QUALCOMM TECHNOLOGIES INTERNATIONAL, LTD.
- Current Assignee Address: GB Cambridge
- Agency: Procopio, Cory, Hargreaves & Savitch LLP
- Main IPC: H01L21/8238
- IPC: H01L21/8238 ; G06F17/50 ; H01L23/00

Abstract:
A method of arranging asymmetrically doped CMOS transistors in a semiconductor wafer that forms base cells within a plurality of logic standard cells in a CMOS process technology that includes conventional symmetric CMOS transistors having different threshold voltages. The asymmetrically doped CMOS transistors have a gate length exceeding 1.5 times the minimum gate length of the symmetric CMOS transistors. Regions defined by electrical junctions directly adjacent to the gate of the asymmetric transistors are formed by an implant mask exposing an area of the wafer on the source side of the transistor to receive the junction implant of the symmetric CMOS transistors with a higher threshold voltage while shielding the drain area, and a further implant mask exposing an area of the wafer on the drain side of the transistor to receive the junction implant of the symmetric CMOS transistors with a lower threshold voltage while shielding the source area.
Public/Granted literature
Information query
IPC分类: