Invention Grant
US09361238B2 Memory addressing mechanism using a buffer of a hierarchy of collision free hash tables
有权
使用无冲突哈希表层次的缓冲区的内存寻址机制
- Patent Title: Memory addressing mechanism using a buffer of a hierarchy of collision free hash tables
- Patent Title (中): 使用无冲突哈希表层次的缓冲区的内存寻址机制
-
Application No.: US14532874Application Date: 2014-11-04
-
Publication No.: US09361238B2Publication Date: 2016-06-07
- Inventor: Yan Sun , Norbert Egi
- Applicant: Futurewei Technologies, Inc.
- Applicant Address: US TX Plano
- Assignee: Futurewei Technologies, Inc.
- Current Assignee: Futurewei Technologies, Inc.
- Current Assignee Address: US TX Plano
- Agency: Futurewei Technologies, Inc.
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F17/00 ; G06F12/10 ; G06F17/30 ; G06F12/08

Abstract:
Methods and apparatuses for insertion, searching, deletion, and load balancing using a hierarchical series of hash tables are described herein. The techniques disclosed provide nearly collision free or deterministic hash functions using a bitmap as a pre-filter. The hash functions have different priorities and one hashing result will be used to perform main memory access. For the hash functions, two hash bitmaps are used to store valid data and collision information. There is no collision allowed in the hash tables except for the hash table with the lowest priority. The hash tables and bitmaps may be stored in one or more caches in (e.g., a cache of a CPU, Block RAMs in FPGAs, etc.) which perform much faster than main memory.
Public/Granted literature
- US20160124864A1 MEMORY ADDRESSING MECHANISM USING A BUFFER OF A HIERARCHY OF COLLISION FREE HASH TABLES Public/Granted day:2016-05-05
Information query