Invention Grant
US09362892B2 Scanning signal line drive circuit, display device having the same, and driving method for scanning signal line 有权
扫描信号线驱动电路,具有相同的显示装置,以及扫描信号线的驱动方法

  • Patent Title: Scanning signal line drive circuit, display device having the same, and driving method for scanning signal line
  • Patent Title (中): 扫描信号线驱动电路,具有相同的显示装置,以及扫描信号线的驱动方法
  • Application No.: US14117959
    Application Date: 2012-05-16
  • Publication No.: US09362892B2
    Publication Date: 2016-06-07
  • Inventor: Yasuaki Iwase
  • Applicant: Yasuaki Iwase
  • Applicant Address: JP Osaka
  • Assignee: SHARP KABUSHIKI KAISHA
  • Current Assignee: SHARP KABUSHIKI KAISHA
  • Current Assignee Address: JP Osaka
  • Agency: Keating & Bennett, LLP
  • Priority: JP2011-115136 20110523
  • International Application: PCT/JP2012/062474 WO 20120516
  • International Announcement: WO2012/161042 WO 20121129
  • Main IPC: H03K3/012
  • IPC: H03K3/012 G09G3/36 G11C19/28
Scanning signal line drive circuit, display device having the same, and driving method for scanning signal line
Abstract:
The purpose of this invention is to increase reliability of a switching element while reducing consumption power. In the vertical blanking period, an end pulse signal (ED) changes from the low level to the high level. The potential of first nodes (N1) in the first stage to (m−1)th stage of cascade-connected m-stage bistable circuits included in a shift register of the scanning signal drive circuit is reliably maintained at the low level, and the potential of second nodes (N2) in the first stage to the (m−1)th stage changes from the high level to the low level. In a bistable circuit in the m-th stage, the potential of the first node (N1) in the m-th stage changes from the high level to the low level, and the potential of the second node (N2) in the m-th stage is maintained at the low level. The supply to a bistable circuit of clock signals (CKA, CKB) is stopped. Until a write period in the subsequent vertical scanning period, the potential of the first node (N1) and the potential of the second node (N2) in each stage are maintained at the low level.
Information query
Patent Agency Ranking
0/0