Invention Grant
US09384822B2 Systems and methods involving data bus inversion memory circuitry, configuration and/or operation including data signals grouped into 10 bits and/or other features
有权
涉及数据总线反相存储器电路,配置和/或操作的系统和方法,包括分组成10位和/或其他特征的数据信号
- Patent Title: Systems and methods involving data bus inversion memory circuitry, configuration and/or operation including data signals grouped into 10 bits and/or other features
- Patent Title (中): 涉及数据总线反相存储器电路,配置和/或操作的系统和方法,包括分组成10位和/或其他特征的数据信号
-
Application No.: US14217343Application Date: 2014-03-17
-
Publication No.: US09384822B2Publication Date: 2016-07-05
- Inventor: Lee-Lean Shu , Paul M. Chiang , Soon-Kyu Park , Gi-Won Cha
- Applicant: GSI TECHNOLOGY, INC.
- Applicant Address: US CA Sunnyvale
- Assignee: GSI TECHNOLOGY, INC.
- Current Assignee: GSI TECHNOLOGY, INC.
- Current Assignee Address: US CA Sunnyvale
- Agency: DLA Piper LLP (US)
- Main IPC: G11C11/4091
- IPC: G11C11/4091 ; G11C7/10 ; G11C11/4096 ; H01L21/768

Abstract:
Systems, methods and fabrication processes relating to dynamic random access memory (DRAM) devices involving data signals grouped into 10 bits are disclosed. According to one illustrative implementation a DRAM device may comprise a memory core, circuitry that receives a data bus inversion (DBI) bit associated with a data signal as input directly, without transmission through DBI logic associated with an input buffer, circuitry that stores the DBI bit into the memory core, reads the DBI bit from the memory core, and provides the DBI bit as output. In further implementations, DRAM devices herein may store and process the DBI bit on an internal data bus as a regular data bit.
Public/Granted literature
Information query
IPC分类: