Invention Grant
- Patent Title: High density MOSFET array with self-aligned contacts enhancement plug and method
-
Application No.: US14884738Application Date: 2015-10-15
-
Publication No.: US09401409B2Publication Date: 2016-07-26
- Inventor: Yeeheng Lee , Jongoh Kim , Hong Chang
- Applicant: Alpha and Omega Semiconductor Incorporated
- Applicant Address: US CA Sunnyvale
- Assignee: Alpha and Omega Semiconductor Incorporated
- Current Assignee: Alpha and Omega Semiconductor Incorporated
- Current Assignee Address: US CA Sunnyvale
- Main IPC: H01L21/3205
- IPC: H01L21/3205 ; H01L27/148 ; H01L29/423 ; H01L29/417 ; H01L29/66 ; H01L29/78

Abstract:
A semiconductor substrate comprises epitaxial region, body region and source region; an array of interdigitated active nitride-capped trench gate stacks (ANCTGS) and self-guided contact enhancement plugs (SGCEP) disposed above the semiconductor substrate and partially embedded into the source region, the body region and the epitaxial region forming the trench-gated MOSFET array. Each ANCTGS comprises a stack of a polysilicon trench gate embedded in a gate oxide shell and a silicon nitride spacer cap covering the top of the polysilicon trench gate; each SGCEP comprises a lower intimate contact enhancement section (ICES) in accurate registration to its neighboring ANCTGS; an upper distal contact enhancement section (DCES) having a lateral mis-registration (LTMSRG) to the neighboring ANCTGS; and an intervening tapered transitional section (TTS) bridging the ICES and the DCES; a patterned metal layer atop the patterned dielectric region atop the MOSFET array forms self-guided source and body contacts through the SGCEP.
Public/Granted literature
- US20160035846A1 HIGH DENSITY MOSFET ARRAY WITH SELF-ALIGNED CONTACTS ENHANCEMENT PLUG AND METHOD Public/Granted day:2016-02-04
Information query
IPC分类: