Invention Grant
- Patent Title: Semiconductor device and method
-
Application No.: US14594001Application Date: 2015-01-09
-
Publication No.: US09406780B2Publication Date: 2016-08-02
- Inventor: Hong-Lin Chen , Shih-Cheng Chen , Ming-Shan Shieh , Chin-Chi Wang , Wai-Yi Lien , Chih-Hao Wang
- Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater Matsil, LLP
- Main IPC: H01L21/20
- IPC: H01L21/20 ; H01L29/66 ; H01L29/78 ; H01L29/423 ; H01L27/088

Abstract:
Vertical gate all around devices are formed by initially forming a first doped region and a second doped region that are planar with each other. A channel layer is formed over the first doped region and the second doped region, and a third doped region is formed over the channel layer. A fourth doped region is formed to be planar with the third doped region, and the first doped region, the second doped region, the third doped region, the fourth doped region, and the channel layer are patterned to form a first nanowire and a second nanowire, which are then used to form the vertical gate all around devices.
Public/Granted literature
- US09431517B2 Semiconductor device and method Public/Granted day:2016-08-30
Information query
IPC分类: