Invention Grant
- Patent Title: Over-voltage protection circuit
- Patent Title (中): 过电压保护电路
-
Application No.: US14553989Application Date: 2014-11-25
-
Publication No.: US09407084B2Publication Date: 2016-08-02
- Inventor: Mayank Jain , Sanjoy K. Dey
- Applicant: Mayank Jain , Sanjoy K. Dey
- Applicant Address: US TX Austin
- Assignee: FREESCALE SEMICONDUCTOR, INC.
- Current Assignee: FREESCALE SEMICONDUCTOR, INC.
- Current Assignee Address: US TX Austin
- Agent Charles E. Bergere
- Main IPC: H02H3/20
- IPC: H02H3/20

Abstract:
An over-voltage protection circuit suitable for use at a front-end of an on-chip analog module such as an analog-to-digital converter (ADC) includes an input potential divider that can be disconnected from the module when the module is idle (or working on any other input such as the ADC sampling another channel causing the current channel to be idle) while still providing protection for front-end devices. A first NMOS transistor pair connects or disconnects the potential divider to or from ground in response to a control signal, and a second transistor pair including a NMOS transistor and a PMOS transistor ensures that the output does not rise above the supply voltage.
Public/Granted literature
- US20160149391A1 OVER-VOLTAGE PROTECTION CIRCUIT Public/Granted day:2016-05-26
Information query