Invention Grant
US09407474B2 Phase detecting device and clock data recovery circuit embedded with decision feedback equalizer
有权
相位检测装置和时钟数据恢复电路嵌入判决反馈均衡器
- Patent Title: Phase detecting device and clock data recovery circuit embedded with decision feedback equalizer
- Patent Title (中): 相位检测装置和时钟数据恢复电路嵌入判决反馈均衡器
-
Application No.: US14855802Application Date: 2015-09-16
-
Publication No.: US09407474B2Publication Date: 2016-08-02
- Inventor: Wei-Zen Chen , Yu-Ping Huang , Yau-Chia Liu , Zheng-Hao Hong
- Applicant: National Chiao Tung University
- Applicant Address: TW Hsinchu
- Assignee: National Chiao Tung University
- Current Assignee: National Chiao Tung University
- Current Assignee Address: TW Hsinchu
- Agency: Mintz Levin Cohn Ferris Glovsky and Popeo, P.C.
- Agent Peter F. Corless; Steven M. Jensen
- Priority: TW103132039A 20140917
- Main IPC: H03H7/30
- IPC: H03H7/30 ; H04L25/03 ; H04L7/00

Abstract:
A phase detecting device and a clock data recovery circuit are provided. The phase detecting device includes a decision feedback equalizer having first and second sample-hold sub-circuits, an edge detector having a third sample-hold sub-circuit, a first XOR gate, and a second XOR gate. The first sample-hold sub-circuit, the second sample-hold sub-circuit and the third sample-hold sub-circuit obtain first sample data, second sample data and transition data, respectively. The first XOR gate executes an XOR operation for the first sample data and the transition data to generate first clock phase shift information. The second XOR gate executes the XOR operation for the second sample data and the transition data to generate second clock phase shift information. Therefore, high-frequency noise disturbance generated from conventional clock data recovery circuit and decision feedback equalizer can be avoided.
Public/Granted literature
- US20160080178A1 PHASE DETECTING DEVICE AND CLOCK DATA RECOVERY CIRCUIT EMBEDDED WITH DECISION FEEDBACK EQUALIZER Public/Granted day:2016-03-17
Information query