Invention Grant
US09411589B2 Branch-free condition evaluation 有权
无分支状况评估

Branch-free condition evaluation
Abstract:
A compare instruction of an instruction set architecture (ISA), when executed tests one or more operands for an instruction defined condition. The result of the test is stored as an operand, with leading zeros, in a general register of the ISA. The general register is identified (explicitly or implicitly) by the compare instruction. Thus, the result of the test can be manipulated by standard register operations of the computer system. In a superscalar processor, no special “condition code” renaming is required, as the standard register renaming takes care of out-of-order processing of the conditions.
Public/Granted literature
Information query
Patent Agency Ranking
0/0