Invention Grant
US09449133B2 Partition based design implementation for programmable logic devices
有权
可编程逻辑器件的基于分区的设计实现
- Patent Title: Partition based design implementation for programmable logic devices
- Patent Title (中): 可编程逻辑器件的基于分区的设计实现
-
Application No.: US14271955Application Date: 2014-05-07
-
Publication No.: US09449133B2Publication Date: 2016-09-20
- Inventor: Hua Xue , Mohan Tandyala , Nilanjan Chatterjee , Venkatesan Rajappan
- Applicant: Lattice Semiconductor Corporation
- Applicant Address: US OR Portland
- Assignee: LATTICE SEMICONDUCTOR CORPORATION
- Current Assignee: LATTICE SEMICONDUCTOR CORPORATION
- Current Assignee Address: US OR Portland
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Various techniques are provided to generate designs for programmable logic devices (PLDs). In one example, a computer-implemented method includes selectively grouping a first plurality of logic components for a first design into a plurality of partitions. The method also includes selectively merging at least a subset of the partitions of the first design. The method also includes converting each partition into a corresponding first physical implementation for a PLD. The method also includes comparing the first plurality of logic components to a second plurality of logic components for a second design to identify changed and unchanged partitions. The method also includes converting each changed partition into a corresponding second physical implementation for the PLD. The method also includes combining the first physical implementations for the unchanged partitions, with the second physical implementations for the changed partitions.
Public/Granted literature
- US20150324509A1 PARTITION BASED DESIGN IMPLEMENTATION FOR PROGRAMMABLE LOGIC DEVICES Public/Granted day:2015-11-12
Information query