Invention Grant
- Patent Title: Software reconfigurable digital phase lock loop architecture
- Patent Title (中): 软件可重构数字锁相环架构
-
Application No.: US14800174Application Date: 2015-07-15
-
Publication No.: US09473155B2Publication Date: 2016-10-18
- Inventor: Roman Staszewski , Robert B. Staszewski , Fuqiang Shi
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Lawrence J. Bassuk; Frank D. Cimino
- Main IPC: H04B1/06
- IPC: H04B1/06 ; H03L7/099 ; G06F17/10 ; H03L7/197 ; H04B1/04 ; H04W56/00 ; G06F9/30 ; G06F7/60 ; H04B1/16

Abstract:
A novel and useful apparatus for and method of software based phase locked loop (PLL). The software based PLL incorporates a reconfigurable calculation unit (RCU) that is optimized and programmed to sequentially perform all the atomic operations of a PLL or any other desired task in a time sharing manner. An application specific instruction-set processor (ASIP) incorporating the RCU includes an instruction set whose instructions are optimized to perform the atomic operations of a PLL. The RCU is clocked at a fast enough processor clock rate to insure that all PLL atomic operations are performed within a single PLL reference clock cycle.
Public/Granted literature
- US20150318861A1 SOFTWARE RECONFIGURABLE DIGITAL PHASE LOCK LOOP ARCHITECTURE Public/Granted day:2015-11-05
Information query