Invention Grant
- Patent Title: Techniques for fractional-N phase locked loops
- Patent Title (中): 分数N相锁相环技术
-
Application No.: US14383865Application Date: 2014-05-16
-
Publication No.: US09484939B2Publication Date: 2016-11-01
- Inventor: Kexin Luo , Kai Zhou , Shengguo Cao , Lingfen Yue , Fangquing Chu , Yu Shen , Zhi Wu
- Applicant: LATTICE SEMICONDUCTOR CORPORATION
- Applicant Address: US OR Portland
- Assignee: Lattice Semiconductor Corporation
- Current Assignee: Lattice Semiconductor Corporation
- Current Assignee Address: US OR Portland
- Agency: Fenwick & West LLP
- International Application: PCT/CN2014/077643 WO 20140516
- International Announcement: WO2015/172372 WO 20151119
- Main IPC: H03L7/06
- IPC: H03L7/06 ; H03L7/197 ; H03L7/089 ; H03L7/091 ; H03L7/093 ; H03M3/00

Abstract:
Embodiments describe techniques for utilizing fractional-N phase locked loops (PLL). Some embodiments describe a fractional-divider based fractional-N PLL for a spread spectrum clock (SSC) generator that utilizes phase average techniques to suppress phase interpolator nonlinearity. Some embodiments describe a fractional-N PLL based on fractional dividers with hybrid finite impulse response (FIR) filtering. Some embodiments describe a small size and low power divider for a hybrid FIR fractional-N PLL.
Public/Granted literature
- US20160248431A1 Techniques for Fractional-N Phase Locked Loops Public/Granted day:2016-08-25
Information query