Invention Grant
- Patent Title: Semiconductor device with plated pillars and leads
- Patent Title (中): 具有电镀柱和引线的半导体器件
-
Application No.: US14063853Application Date: 2013-10-25
-
Publication No.: US09502375B2Publication Date: 2016-11-22
- Inventor: Jong Sik Paek , Doo Hyun Park , Seong Min Seo
- Applicant: Amkor Technology, Inc.
- Applicant Address: US AZ Tempe
- Assignee: Amkor Technology, Inc.
- Current Assignee: Amkor Technology, Inc.
- Current Assignee Address: US AZ Tempe
- Agency: McAndrews, Held & Malloy, Ltd.
- Main IPC: H01L23/495
- IPC: H01L23/495 ; H01L23/00 ; H01L23/498 ; H01L21/48 ; H01L23/31 ; H01L21/56

Abstract:
A semiconductor device with plated pillars and leads is disclosed and may include a semiconductor die comprising a conductive pillar, a conductive lead electrically coupled to the conductive pillar, a metal plating layer covering the conductive lead and conductive pillar, and an encapsulant material encapsulating the semiconductor die and at least a portion of the plating layer. The pillar, lead, and plating layer may comprise copper, for example. The plating layer may fill a gap between the pillar and the lead. A portion of the metal plating layer may, for example, comprise an external lead. The metal plating layer may cover a side surface of the pillar and a top surface, side surface, and at least a portion of a bottom surface of the lead. The metal plating layer may cover side and bottom surfaces of the pillar and top, side, and at least a portion of bottom surfaces of the conductive lead.
Public/Granted literature
- US20150021751A1 SEMICONDUCTOR DEVICE WITH PLATED PILLARS AND LEADS Public/Granted day:2015-01-22
Information query
IPC分类: