Invention Grant
US09508740B2 3D stacked semiconductor memory architecture with conductive layer arrangement
有权
具有导电层布置的3D堆叠半导体存储器架构
- Patent Title: 3D stacked semiconductor memory architecture with conductive layer arrangement
- Patent Title (中): 具有导电层布置的3D堆叠半导体存储器架构
-
Application No.: US15007880Application Date: 2016-01-27
-
Publication No.: US09508740B2Publication Date: 2016-11-29
- Inventor: Fumihiro Kono
- Applicant: KABUSHIKI KAISHA TOSHIBA
- Applicant Address: JP Minato-ku
- Assignee: KABUSHIKI KAISHA TOSHIBA
- Current Assignee: KABUSHIKI KAISHA TOSHIBA
- Current Assignee Address: JP Minato-ku
- Agency: Oblon, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2011-135093 20110617
- Main IPC: G11C5/06
- IPC: G11C5/06 ; H01L27/115 ; G11C16/26 ; G11C5/02 ; G11C16/04

Abstract:
According to an embodiment, a semiconductor memory device comprises: a semiconductor substrate; a memory cell array configured having a plurality of memory units, each of the memory units including a plurality of memory cells connected in series, the plurality of memory cells being stacked, the plurality of memory units involving a first memory unit and a second memory unit; and a plurality of bit lines connected to ends of each of the memory units in the memory cell array. The first memory unit and the second memory unit are arranged in a staggered manner by the first memory unit being displaced in a row direction with respect to the second memory unit by an amount less than an arrangement pitch in a row direction of the first memory unit or the second memory unit.
Public/Granted literature
- US20160141303A1 SEMICONDUCTOR MEMORY DEVICE Public/Granted day:2016-05-19
Information query