Invention Grant
- Patent Title: Non-volatile memory with a variable polarity line decoder
- Patent Title (中): 具有可变极性线解码器的非易失性存储器
-
Application No.: US14964196Application Date: 2015-12-09
-
Publication No.: US09543018B2Publication Date: 2017-01-10
- Inventor: Francesco La Rosa
- Applicant: STMicroelectronics (Rousset) SAS
- Applicant Address: FR Rousset
- Assignee: STMicroelectronics (Rousset) SAS
- Current Assignee: STMicroelectronics (Rousset) SAS
- Current Assignee Address: FR Rousset
- Agency: Seed IP Law Group LLP
- Priority: FR1551530 20150223
- Main IPC: G11C8/10
- IPC: G11C8/10 ; G11C16/08 ; G11C16/14 ; G11C16/16 ; G11C8/12 ; G11C8/08

Abstract:
The present disclosure relates to a memory including a memory array with at least two rows of memory cells, a first driver coupled to a control line of the first row of memory cells, and a second driver coupled to a control line of the second row of memory cells. The first driver is made in a first well, the second driver is made in a second well electrically insulated from the first well, and the two rows of memory cells are produced in a memory array well electrically insulated from the first and second wells.
Public/Granted literature
- US20160247572A1 NON-VOLATILE MEMORY WITH A VARIABLE POLARITY LINE DECODER Public/Granted day:2016-08-25
Information query