Invention Grant
- Patent Title: Combination of TSV and back side wiring in 3D integration
- Patent Title (中): 组合TSV和背面接线三维集成
-
Application No.: US14142599Application Date: 2013-12-27
-
Publication No.: US09543229B2Publication Date: 2017-01-10
- Inventor: Pooja R. Batra , John W. Golz , Subramanian S. Iyer , Douglas C. La Tulipe, Jr. , Spyridon Skordas , Kevin R. Winstel
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Steven J. Meyers; Howard M. Cohn
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L25/065 ; H01L21/768 ; H01L25/00 ; H01L23/528 ; H01L23/00

Abstract:
The embodiments of the present invention relate generally to the fabrication of integrated circuits, and more particularly to a structure and method for fabricating a 3D integration scheme for multiple semiconductor wafers using an arrangement of intra-wafer through silicon vias (TSVs) to electrically connect the front side of a first integrated circuit (IC) chip to large back side wiring on the back side of the first IC chip and inter-wafer TSVs to electrically connect the first IC chip to a second IC chip.
Public/Granted literature
- US20150187733A1 COMBINATION OF TSV AND BACK SIDE WIRING IN 3D INTEGRATION Public/Granted day:2015-07-02
Information query
IPC分类: