Invention Grant
US09551748B2 Double data rate addressable tap interface with shadow protocol circuitry
有权
双数据速率可寻址分接口与影子协议电路
- Patent Title: Double data rate addressable tap interface with shadow protocol circuitry
- Patent Title (中): 双数据速率可寻址分接口与影子协议电路
-
Application No.: US14853255Application Date: 2015-09-14
-
Publication No.: US09551748B2Publication Date: 2017-01-24
- Inventor: Lee D. Whetsel
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Lawrence J. Bassuk; Charles A. Brill; Frank D. Cimino
- Main IPC: G01R31/3177
- IPC: G01R31/3177 ; G01R31/3185 ; G01R31/28 ; G11C29/48

Abstract:
A process and apparatus provide a JTAG TAP controller (302) to access a JTAG TAP domain (106) of a device using a reduced pin count, high speed DDR interface (202). The access is accomplished by combining the separate TDI and TMS signals from the TAP controller into a single signal and communicating the TDI and TMS signals of the single signal on the rising and falling edges of the TCK driving the DDR interface. The TAP domain may be coupled to the TAP controller in a point to point fashion or in an addressable bus fashion. The access to the TAP domain may be used for JTAG based device testing, debugging, programming, or other type of JTAG based operation.
Public/Granted literature
- US20160003906A1 HIGH SPEED DOUBLE DATA RATE JTAG INTERFACE Public/Granted day:2016-01-07
Information query