Invention Grant
- Patent Title: Constrained boot techniques in multi-core platforms
- Patent Title (中): 多核平台的约束引导技术
-
Application No.: US14125497Application Date: 2012-09-27
-
Publication No.: US09552039B2Publication Date: 2017-01-24
- Inventor: Rajeev Muralidhar , Harinarayanan Seshadri , Vishwesh M. Rudramuni
- Applicant: Rajeev Muralidhar , Harinarayanan Seshadri , Vishwesh M. Rudramuni
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Alpine Technology Law Group LLC
- Priority: IN2848/DEL/2011 20110930
- International Application: PCT/US2012/057597 WO 20120927
- International Announcement: WO2013/049371 WO 20130404
- Main IPC: G06F1/32
- IPC: G06F1/32 ; G06F9/44

Abstract:
Methods and apparatus relating to constrained boot techniques in multi-core platforms are described. In one embodiment, a processor may include logic that controls which specific core(s) are to be powered up/down and/or which power state these core(s) need to enter based, at least in part, on input from OS and/or software application(s). Other embodiments are also claimed and disclosed.
Public/Granted literature
- US20140115368A1 CONSTRAINED BOOT TECHNIQUES IN MULTI-CORE PLATFORMS Public/Granted day:2014-04-24
Information query