Invention Grant
US09570150B2 Memory device with open bit line structure which minimizes loading difference of sense amplifiers arranged outermost part 有权
具有开放位线结构的存储器件,其最小化布置在最外部的感测放大器的负载差异

  • Patent Title: Memory device with open bit line structure which minimizes loading difference of sense amplifiers arranged outermost part
  • Patent Title (中): 具有开放位线结构的存储器件,其最小化布置在最外部的感测放大器的负载差异
  • Application No.: US14705628
    Application Date: 2015-05-06
  • Publication No.: US09570150B2
    Publication Date: 2017-02-14
  • Inventor: Dong-Keun Kim
  • Applicant: SK hynix Inc.
  • Applicant Address: KR Gyeonggi-do
  • Assignee: SK Hynix Inc.
  • Current Assignee: SK Hynix Inc.
  • Current Assignee Address: KR Gyeonggi-do
  • Agency: IP & T Group LLP
  • Priority: KR10-2014-0174704 20141208
  • Main IPC: G11C11/4091
  • IPC: G11C11/4091 G11C11/4093 G11C11/4094 G11C5/02 G11C7/02
Memory device with open bit line structure which minimizes loading difference of sense amplifiers arranged outermost part
Abstract:
A memory device may include: first to Nth cell blocks; first to (N−1)th bit line sense amplifiers, of which a Kth bit line sense amplifier amplifies a potential difference between a bit line of a Kth cell block and a bit line of a (K+1)th cell block; one or more first outermost bit line sense amplifiers suitable for amplifying a potential difference between a first node and a bit line of the first cell block, wherein drivability for driving the first node is different from drivability for driving the bit line of the first cell block; and one or more second outermost bit line sense amplifiers suitable for amplifying a potential difference between a second node and a bit line of the Nth cell block, wherein drivability for driving the second node is different from drivability for driving the bit line of the Nth cell block.
Public/Granted literature
Information query
Patent Agency Ranking
0/0