Invention Grant
- Patent Title: Passivation layer for packaged chip
- Patent Title (中): 封装芯片的钝化层
-
Application No.: US14028673Application Date: 2013-09-17
-
Publication No.: US09570366B2Publication Date: 2017-02-14
- Inventor: Shin-Puu Jeng , Wei-Cheng Wu , Shang-Yun Hou , Chen-Hua Yu , Tzuan-Horng Liu , Tzu-Wei Chiu , Kuo-Ching Hsu
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Haynes and Boone, LLP
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L21/66 ; H01L23/00 ; H01L21/768 ; H01L23/498 ; G01R31/28

Abstract:
A packaged IC chip includes a testing pad, wherein the testing pad is electrically connected to devices in the packaged integrated circuit chip. The packaged IC chip further includes a first passivation layer over a portion of the testing pad, and a second passivation layer covering a surface of the testing pad and a portion of the first passivation layer surrounding the testing region of the testing pad. A distance between edges of the second passivation layer covering the surface of the testing pad to edges of the testing pad is in a range from about 2 mm to about 15 mm.
Public/Granted literature
- US20140014959A1 PASSIVATION LAYER FOR PACKAGED CHIP Public/Granted day:2014-01-16
Information query
IPC分类: