Invention Grant
- Patent Title: Voltage droop reduction in a processor
- Patent Title (中): 处理器中的电压下降降低
-
Application No.: US14863995Application Date: 2015-09-24
-
Publication No.: US09575529B2Publication Date: 2017-02-21
- Inventor: Brian W. Curran , Preetham M. Lobo , Richard F. Rizzolo , James D. Warnock , Tobias Webel
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Heslin Rothenberg Farley & Mesiti P.C.
- Agent Steven Chiu, Esq.; Kevin P. Radigan, Esq.
- Priority: GB1417446.0 20141002
- Main IPC: G06F1/26
- IPC: G06F1/26

Abstract:
A processor is provided having a common supply rail, and one or more processor cores, where the one or more processor cores share the common supply rail. Each processor core(s) includes a core dIPC value output and a core throttling signal input, and a chip power management logic, which has at least one input for inputting the core dIPC value, a threshold register for a dIPC threshold value, a chip dIPC register for a current global dIPC value, at least one chip dIPC history register for a historic global dIPC value, a subtractor providing an absolute difference of an average historic global dIPC derived from the historic global dIPC value and the current global dIPC value, a magnitude comparator providing a throttling signal when the absolute difference is above the dIPC threshold value, and at least one output for outputting a core throttling signal to the processor core(s).
Public/Granted literature
- US20160098070A1 VOLTAGE DROOP REDUCTION IN A PROCESSOR Public/Granted day:2016-04-07
Information query