Invention Grant
- Patent Title: Test bench transaction synchronization in a debugging environment
- Patent Title (中): 在调试环境中测试台事务同步
-
Application No.: US13924156Application Date: 2013-06-21
-
Publication No.: US09582625B2Publication Date: 2017-02-28
- Inventor: Badruddin Agarwala , Tarak Parikh , Vivek Bhat , Neeraj Joshi
- Applicant: Badruddin Agarwala , Tarak Parikh , Vivek Bhat , Neeraj Joshi
- Applicant Address: US OR Wilsonville
- Assignee: Mentor Graphics Corporation
- Current Assignee: Mentor Graphics Corporation
- Current Assignee Address: US OR Wilsonville
- Agency: Mentor Graphics Corporation
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
This application discloses a design verification tool to simulate a circuit design with a test bench to generate a simulated output for the circuit design and a simulation log corresponding to operation of the test bench during the simulation of the circuit design. The design verification tool can determine whether the simulated output for the circuit design is different than an expected output for the circuit design. A debug tool can synchronize the simulated output for the circuit design with test bench transactions from the simulation log that prompted the generation of the simulated output for the circuit design when the simulated output of the circuit design is different than the expected output of the circuit design.
Public/Granted literature
- US20140005999A1 TEST BENCH TRANSACTION SYNCHRONIZATION IN A DEBUGGING ENVIRONMENT Public/Granted day:2014-01-02
Information query