Invention Grant
- Patent Title: High data rate multilevel clock recovery system
- Patent Title (中): 高数据速率多级时钟恢复系统
-
Application No.: US14963540Application Date: 2015-12-09
-
Publication No.: US09584345B1Publication Date: 2017-02-28
- Inventor: Matthew B. Baecher , Troy J. Beukema , Lamiaa Msalka
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Ryan, Mason & Lewis, LLP
- Agent Keivan Razavi
- Main IPC: H03H7/30
- IPC: H03H7/30 ; H04L25/03 ; H04L25/49 ; H04L7/00

Abstract:
Digital receiver systems and clock recovery techniques for use in digital receiver systems are provided to implement asynchronous baud-rate clock recovery systems for high data rate serial receivers multilevel line modulation. A two-stage postcursor ISI equalization system is provided to efficiently emulate a 4-level DFE (decision feedback equalization) system, for example, while converting a 4-level equalized signal to s 2-level equalized signal. For example, a two stage postcursor ISI equalization system includes a DFE stage which operates on a most significant component of a given 4-level data symbol, followed by a DFFE (decision-feedforward equalizer) stage which operates on a least significant component of the given 4-level data symbol. In parallel with the DFFE stage, an estimate of the least significant component is subtracted from the equalized 4-level data symbol to convert the 4-level data symbol to a 2-level symbol.
Information query