- Patent Title: One-time programmable memory cell capable of reducing leakage current and preventing slow bit response, and method for programming a memory array comprising the same
-
Application No.: US15005012Application Date: 2016-01-25
-
Publication No.: US09601499B2Publication Date: 2017-03-21
- Inventor: Meng-Yi Wu , Wei-Zhe Wong , Hsin-Ming Chen
- Applicant: eMemory Technology Inc.
- Applicant Address: TW Hsin-Chu
- Assignee: eMemory Technology Inc.
- Current Assignee: eMemory Technology Inc.
- Current Assignee Address: TW Hsin-Chu
- Agent Winston Hsu; Scott Margo
- Main IPC: G11C17/14
- IPC: G11C17/14 ; H01L27/112 ; G11C17/16 ; H01L29/78 ; H01L27/10 ; G11C17/18 ; H01L23/525

Abstract:
A one time programmable (OTP) memory cell includes a select gate transistor, a following gate transistor, and an antifuse varactor. The select gate transistor has a first gate terminal, a first drain terminal and a first source terminal. The following gate transistor has a second gate terminal, a second drain terminal and a second source terminal coupled to the first drain terminal. The antifuse varactor has a third gate terminal, a third drain terminal, and a third source terminal coupled to the second drain terminal. The select gate transistor, the following gate transistor, and the antifuse varactor are formed on a substrate structure.
Public/Granted literature
Information query