- Patent Title: Communicating with MIPI-compliant devices using non-MIPI interfaces
-
Application No.: US14220377Application Date: 2014-03-20
-
Publication No.: US09606954B2Publication Date: 2017-03-28
- Inventor: Teodoro Marena , Grant Jennings
- Applicant: Lattice Semiconductor Corporation
- Applicant Address: US OR Portland
- Assignee: LATTICE SEMICONDUCTOR CORPORATION
- Current Assignee: LATTICE SEMICONDUCTOR CORPORATION
- Current Assignee Address: US OR Portland
- Main IPC: G06F13/42
- IPC: G06F13/42

Abstract:
Using relatively inexpensive, external resistor networks, an electronic device, such as an FPGA, can be configured to use non-MIPI interfaces to communicate with one or more MIPI-compliant devices, such as video sources (e.g., cameras) and sinks (e.g., displays). High-speed (HS) and low-power (LP) MIPI signaling for each MIPI clock/data lane is supported by a set of one or more non-MIPI interfaces, such as LVDS and/or LVCMOS receivers, transmitters, and/or transceivers, and an appropriate, corresponding, external resistor network. For configurations in which the resistor-configured electronic device can handle high-speed MIPI data from a MIPI-compliant device, the electronic device can detect transitions in the MIPI mode of the MIPI-compliant device. In some configurations, the resistor-configured electronic device can provide high-speed MIPI data to a MIPI-compliant device. In either case, the electronic device configures the non-MIPI interfaces to support the current MIPI HS/LP mode.
Public/Granted literature
- US20150199291A1 Communicating with MIPI-Compliant Devices Using Non-MIPI Interfaces Public/Granted day:2015-07-16
Information query