Invention Grant
- Patent Title: System and method for memory channel interleaving with selective power or performance optimization
-
Application No.: US13962746Application Date: 2013-08-08
-
Publication No.: US09612648B2Publication Date: 2017-04-04
- Inventor: Dexter Chun , Yanru Li , Alex Tu , Haw-Jing Lo
- Applicant: Qualcomm Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM INCORPORATED
- Current Assignee: QUALCOMM INCORPORATED
- Current Assignee Address: US CA San Diego
- Agency: Smith Tempel
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F1/32 ; G06F12/06 ; G11C14/00

Abstract:
Systems and methods are disclosed for providing memory channel interleaving with selective power or performance optimization. One such method involves configuring a memory address map for two or more memory devices accessed via two or more respective memory channels with an interleaved region and a linear region. The interleaved region comprises an interleaved address space for relatively higher performance use cases. The linear region comprises a linear address space for relatively lower power use cases. Memory requests are received from one or more clients. The memory requests comprise a preference for power savings or performance. Received memory requests are assigned to the linear region or the interleaved region according to the preference for power savings or performance.
Public/Granted literature
- US20150046732A1 SYSTEM AND METHOD FOR MEMORY CHANNEL INTERLEAVING WITH SELECTIVE POWER OR PERFORMANCE OPTIMIZATION Public/Granted day:2015-02-12
Information query