Invention Grant
- Patent Title: Sub-block erase
-
Application No.: US14668790Application Date: 2015-03-25
-
Publication No.: US09620217B2Publication Date: 2017-04-11
- Inventor: Hang-Ting Lue , Kuo-Pin Chang
- Applicant: Macronix International Co., Ltd.
- Applicant Address: TW Hsinchu, Taiwan
- Assignee: Macronix International Co., Ltd.
- Current Assignee: Macronix International Co., Ltd.
- Current Assignee Address: TW Hsinchu, Taiwan
- Agency: Haynes Beffel & Wolfeld LLP
- Agent Yiding Wu
- Main IPC: G11C16/14
- IPC: G11C16/14 ; G11C16/08 ; G11C16/04 ; G11C16/16 ; H01L27/11551 ; H01L27/11578

Abstract:
A method is provided for operating a NAND array that includes a plurality of blocks of memory cells. A block of memory cells in the plurality of blocks includes a plurality of NAND strings having channel lines between first string select switches and second string select switches. The plurality of NAND strings shares a set of word lines between the first and second string select switches. A channel-side erase voltage is applied to the channel lines through the first string select switches in a selected block. Word line-side erase voltages are applied to a selected subset including more than one member of the set of word lines shared by NAND strings in the selected block to induce tunneling in memory cells coupled to the selected subset, while tunneling is inhibited in memory cells coupled to an unselected subset including more than one member of the set of word lines.
Public/Granted literature
- US20160049201A1 SUB-BLOCK ERASE Public/Granted day:2016-02-18
Information query