- Patent Title: Method of making a semiconductor device having a functional capping
-
Application No.: US14993714Application Date: 2016-01-12
-
Publication No.: US09620390B2Publication Date: 2017-04-11
- Inventor: Thorbjorn Ebefors , Edvard Kalvesten , Tomas Bauer
- Applicant: Silex Microsystems AB
- Applicant Address: SE Jarfalla
- Assignee: Silex Microsystems AB
- Current Assignee: Silex Microsystems AB
- Current Assignee Address: SE Jarfalla
- Agency: Pierce Atwood LLP
- Agent Kevin M. Farrell; David J. Wilson
- Priority: SE0850083 20081119
- Main IPC: B81B7/00
- IPC: B81B7/00 ; H01L23/04 ; H01L23/498 ; H01L23/64 ; H01L23/66 ; H01L21/50 ; H01L21/683 ; H01L23/552 ; H01L23/58 ; H01L21/78 ; H01L21/768 ; H01L23/10 ; H01L23/48 ; H01L23/00

Abstract:
A wafer level method of making a micro-electronic and/or micro-mechanic device, having a capping with electrical wafer through connections (vias), comprising the steps of providing a first wafer of a semiconductor material having a first and a second side and a plurality of holes and/or recesses in the first side, and a barrier structure extending over the wafer on the second side, said barrier comprising an inner layer an insulating material, such as oxide, and an outer layer of another material. Then, metal is applied in said holes so as to cover the walls in the holes and the bottom of the holes. The barrier structure is removed and contacts are provided to the wafer through connections on the back-side of the wafer. Bonding structures are provided on either of said first side or the second side of the wafer. The wafer is bonded to another wafer carrying electronic and micro-electronic/mechanic components, such that the first wafer forms a capping structure covering the second wafer. Finally the wafer is singulated to individual devices.
Public/Granted literature
- US20160122180A1 METHOD OF MAKING A SEMICONDUCTOR DEVICE HAVING A FUNCTIONAL CAPPING Public/Granted day:2016-05-05
Information query