Invention Grant
- Patent Title: Array processor having a segmented bus system
-
Application No.: US15018376Application Date: 2016-02-08
-
Publication No.: US09626325B2Publication Date: 2017-04-18
- Inventor: Martin Vorbach , Frank May , Dirk Reichardt , Frank Lier , Gerd Ehlers , Armin Nückel , Volker Baumgarte , Prashant Rao , Jens Oertel
- Applicant: PACT XPP TECHNOLOGIES AG
- Applicant Address: DE Munich
- Assignee: PACT XPP TECHNOLOGIES AG
- Current Assignee: PACT XPP TECHNOLOGIES AG
- Current Assignee Address: DE Munich
- Agent Edward P Heller, III
- Priority: WOPCT/EP00/10516 20001009; DE10110530 20010305; DE10111014 20010307; DE10135210 20010724; DE10135211 20010724; DE10139170 20010816; DE10142231 20010829; DE10142894 20010903; DE10142903 20010903; DE10142904 20010903; DE10144732 20010911; DE10144733 20010911; DE10145792 20010917; DE10145795 20010917; DE10146132 20010919; WOPCT/EP01/11299 20010930
- Main IPC: G06F7/52
- IPC: G06F7/52 ; G06F15/80 ; G06F13/40 ; G06F9/30 ; G06F15/78 ; G06F15/82

Abstract:
An array processor on integrated circuit chip. The array processor has a plurality of memories and a segmented bus system, wherein each segment is selectively connectable to other segments and wherein each segment has a plurality of selectable data paths. A segment is connected to each array processor and each memory whereby a plurality of selectable data paths are provided between each processor and other processors, between each processor and each memory and between each memory and other memories.
Public/Granted literature
- US20160154758A1 Array Processor Having a Segmented Bus System Public/Granted day:2016-06-02
Information query