Invention Grant
- Patent Title: Apparatus for reducing write minimum supply voltage for memory
-
Application No.: US14830679Application Date: 2015-08-19
-
Publication No.: US09627039B2Publication Date: 2017-04-18
- Inventor: Jaydeep P Kulkarni , Muhammad M Khellah , James W Tschanz , Bibiche M Geuskens , Vivek K De
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Green, Howard & Mughal, LLP
- Main IPC: G11C11/00
- IPC: G11C11/00 ; G11C11/419 ; G11C7/22 ; G11C11/412 ; G11C11/413

Abstract:
Described is an apparatus for self-induced reduction in write minimum supply voltage for a memory element. The apparatus comprises: a memory element having cross-coupled inverters coupled to a first supply node; a power device coupled to the first supply node and a second supply node, the second supply node coupled to power supply; and an access device having a gate terminal coupled to a word-line, a first terminal coupled to the memory element, and a second terminal coupled to a bit-line which is operable to be pre-discharged to a logical low level prior to write operation.
Public/Granted literature
- US20160141022A1 APPARATUS FOR REDUCING WRITE MINIMUM SUPPLY VOLTAGE FOR MEMORY Public/Granted day:2016-05-19
Information query