Invention Grant
- Patent Title: Semiconductor memory device capable of reducing chip size
-
Application No.: US14812771Application Date: 2015-07-29
-
Publication No.: US09633736B2Publication Date: 2017-04-25
- Inventor: Katsuaki Isobe , Noboru Shibata , Toshiki Hisada
- Applicant: KABUSHIKI KAISHA TOSHIBA
- Applicant Address: JP Minato-ku
- Assignee: KABUSHIKI KAISHA TOSHIBA
- Current Assignee: KABUSHIKI KAISHA TOSHIBA
- Current Assignee Address: JP Minato-ku
- Agency: Oblon, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2009-169258 20090717
- Main IPC: G11C16/14
- IPC: G11C16/14 ; G11C16/26 ; G11C5/02 ; G11C16/04 ; G11C16/16 ; H01L27/11519 ; H01L27/11524

Abstract:
According to one embodiment, a first well of the first conductivity type which is formed in a substrate. a second well of a second conductivity type which is formed in the first well. The plurality of memory cells, the plurality of first bit line select transistors, and the plurality of second bit line select transistors are formed in the second well, and the plurality of first bit line select transistors and the plurality of second bit line select transistors are arranged on a side of the sense amplifier with respect to the plurality of memory cells of the plurality of bit lines.
Public/Granted literature
- US20150332774A1 SEMICONDUCTOR MEMORY DEVICE CAPABLE OF REDUCING CHIP SIZE Public/Granted day:2015-11-19
Information query