Invention Grant
- Patent Title: Self-aligned nanowire formation using double patterning
-
Application No.: US14289167Application Date: 2014-05-28
-
Publication No.: US09633907B2Publication Date: 2017-04-25
- Inventor: Ching-Feng Fu , De-Fang Chen , Yu-Chan Yen , Chia-Ying Lee , Chun-Hung Lee , Huan-Just Lin
- Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater Matsil, LLP
- Main IPC: H01L21/8234
- IPC: H01L21/8234 ; H01L27/088 ; H01L23/528 ; H01L21/306 ; H01L21/311 ; H01L21/308 ; H01L29/06 ; H01L29/78

Abstract:
A method includes forming a pattern-reservation layer over a semiconductor substrate. The semiconductor substrate has a major surface. A first self-aligned multi-patterning process is performed to pattern a pattern-reservation layer. The remaining portions of the pattern-reservation layer include pattern-reservation strips extending in a first direction that is parallel to the major surface of the semiconductor substrate. A second self-aligned multi-patterning process is performed to pattern the pattern-reservation layer in a second direction parallel to the major surface of the semiconductor substrate. The remaining portions of the pattern-reservation layer include patterned features. The patterned features are used as an etching mask to form semiconductor nanowires by etching the semiconductor substrate.
Public/Granted literature
- US20150348848A1 SELF-ALIGNED NANOWIRE FORMATION USING DOUBLE PATTERNING Public/Granted day:2015-12-03
Information query
IPC分类: