Invention Grant
- Patent Title: Semiconductor device and method of forming a power MOSFET with interconnect structure to achieve lower RDSON
-
Application No.: US13746826Application Date: 2013-01-22
-
Publication No.: US09640638B2Publication Date: 2017-05-02
- Inventor: Samuel J. Anderson , David N. Okada , Patrick M. Shea
- Applicant: Great Wall Semiconductor Corporation
- Applicant Address: US AZ Tempe
- Assignee: GREAT WALL SEMICONDUCTOR CORPORATION
- Current Assignee: GREAT WALL SEMICONDUCTOR CORPORATION
- Current Assignee Address: US AZ Tempe
- Agency: Foley & Lardner LLP
- Agent Mark J. Danielson
- Main IPC: H01L21/4763
- IPC: H01L21/4763 ; H01L29/66 ; H01L21/768 ; H01L23/48 ; H01L29/78 ; H01L23/482 ; H01L29/40 ; H01L29/417 ; H01L29/423 ; H01L29/06 ; H01L29/08 ; H01L29/10 ; H01L23/00

Abstract:
A semiconductor device has a substrate and gate structure over the substrate. A source region is formed in the substrate adjacent to the gate structure. A drain region in the substrate adjacent to the gate structure opposite the source region. An interconnect structure is formed over the substrate by forming a conductive plane electrically connected to the source region, and forming a conductive layer within openings of the conductive plane and electrically connected to the drain region. The interconnect structure can be formed as stacked conductive layers laid out in alternating strips. The conductive plane extends under a gate terminal of the semiconductor device. An insulating layer is formed over the substrate and a field plate is formed in the insulating layer. The field plate is electrically connected the source terminal. A stress relief layer is formed over a surface of the substrate opposite the gate structure.
Public/Granted literature
Information query
IPC分类: