Invention Grant
- Patent Title: Standard cell design with reduced cell delay
-
Application No.: US14587851Application Date: 2014-12-31
-
Publication No.: US09646123B2Publication Date: 2017-05-09
- Inventor: Ramesh Mallikarjun Halli , Subhankar Das
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent John R. Pessetto; Charles A. Brill; Frank D. Cimino
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
The disclosure provides a standard cell. The standard cell includes a first PMOS transistor and a second PMOS transistor whose gate terminal respectively receives a first input and a second input. A drain terminal of each of the first PMOS transistor and the second PMOS transistor is coupled to a first node. The standard cell further includes a first NMOS transistor and a third NMOS transistor whose gate terminal respectively receive the first input and the second input. A drain terminal of each of the first NMOS transistor and the third NMOS transistor is coupled to the first node. The first NMOS transistor is coupled to a second NMOS transistor, and the third NMOS transistor is coupled to a fourth NMOS transistor. A gate terminal of the second NMOS transistor and the fourth NMOS transistor respectively receives the second input and the first input.
Public/Granted literature
- US20160188758A1 STANDARD CELL DESIGN WITH REDUCED CELL DELAY Public/Granted day:2016-06-30
Information query