Invention Grant
- Patent Title: Semiconductor integrated circuit device
-
Application No.: US15216327Application Date: 2016-07-21
-
Publication No.: US09646678B2Publication Date: 2017-05-09
- Inventor: Kenichi Osada , Masataka Minami , Shuji Ikeda , Koichiro Ishibashi
- Applicant: Renesas Electronics Corporation
- Applicant Address: JP Tokyo
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Tokyo
- Agency: Shapiro, Gabor and Rosenberger, PLLC
- Priority: JP1999-130945 19990512; JP2000-132848 20000427
- Main IPC: G11C11/412
- IPC: G11C11/412 ; H01L27/11 ; G11C11/417

Abstract:
Prior known static random access memory (SRAM) cells are required that a diffusion layer be bent into a key-like shape in order to make electrical contact with a substrate with a P-type well region formed therein, which would result in a decrease in asymmetry leading to occurrence of a problem as to the difficulty in micro-patterning. To avoid this problem, the P-type well region in which an inverter making up an SRAM cell is formed is subdivided into two portions, which are disposed on the opposite sides of an N-type well region NW1 and are formed so that a diffusion layer forming a transistor has no curvature while causing the layout direction to run in a direction parallel to well boundary lines and bit lines. At intermediate locations of an array, regions for use in supplying power to the substrate are formed in parallel to word lines in such a manner that one regions is provided per group of thirty two memory cell rows or sixty four cell rows.
Public/Granted literature
- US20160329091A1 SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE Public/Granted day:2016-11-10
Information query