Invention Grant
- Patent Title: Vertical gate-all-around TFET
-
Application No.: US15177231Application Date: 2016-06-08
-
Publication No.: US09653585B2Publication Date: 2017-05-16
- Inventor: John H. Zhang
- Applicant: STMICROELECTRONICS, INC.
- Applicant Address: US TX Coppell
- Assignee: STMicroelectronics, Inc.
- Current Assignee: STMicroelectronics, Inc.
- Current Assignee Address: US TX Coppell
- Agency: Seed IP Law Group LLP
- Main IPC: H01L31/0328
- IPC: H01L31/0328 ; H01L21/00 ; H01L21/337 ; H01L29/66 ; H01L29/06 ; H01L29/16 ; H01L29/78 ; H01L29/20 ; H01L21/28 ; H01L27/092 ; H01L29/423 ; H01L29/786 ; H01L29/10 ; B82Y10/00 ; H01L29/775 ; H01L27/08 ; H01L29/49 ; H01L21/8238

Abstract:
A vertical tunneling FET (TFET) provides low-power, high-speed switching performance for transistors having critical dimensions below 7 nm. The vertical TFET uses a gate-all-around (GAA) device architecture having a cylindrical structure that extends above the surface of a doped well formed in a silicon substrate. The cylindrical structure includes a lower drain region, a channel, and an upper source region, which are grown epitaxially from the doped well. The channel is made of intrinsic silicon, while the source and drain regions are doped in-situ. An annular gate surrounds the channel, capacitively controlling current flow through the channel from all sides. The source is electrically accessible via a front side contact, while the drain is accessed via a backside contact that provides low contact resistance and also serves as a heat sink. Reliability of vertical TFET integrated circuits is enhanced by coupling the vertical TFETs to electrostatic discharge (ESD) diodes.
Public/Granted literature
- US20160293739A1 VERTICAL GATE-ALL-AROUND TFET Public/Granted day:2016-10-06
Information query
IPC分类: