Invention Grant
- Patent Title: Method for forming a test pad and method for performing array test using the test pad
-
Application No.: US14423113Application Date: 2015-01-06
-
Publication No.: US09658284B2Publication Date: 2017-05-23
- Inventor: Yutong Hu , Peng Du
- Applicant: Shenzhen China Star Optoelectronics Technology Co., Ltd.
- Applicant Address: CN Shenzhen, Guangdong
- Assignee: Shenzhen China Star Optoelectronics Technology Co., Ltd
- Current Assignee: Shenzhen China Star Optoelectronics Technology Co., Ltd
- Current Assignee Address: CN Shenzhen, Guangdong
- Agent Andrew C. Cheng
- Priority: CN201410757792 20141210
- International Application: PCT/CN2015/070204 WO 20150106
- International Announcement: WO2016/090718 WO 20160616
- Main IPC: G01R31/28
- IPC: G01R31/28 ; H01L21/66 ; H01L21/77 ; H01L27/12 ; H01L29/786

Abstract:
The disclosure is related to a method for forming a test pad between adjacent transistors regions, comprising forming a plurality of transistor regions in an array on a glass substrate, wherein each of the transistor region comprises a first transistor region and a second transistor region arranged oppositely; and forming a plurality of test pads between the first transistor region and the second transistor region. The disclosure is further related to a method for array test on the adjacent transistor regions using the test pad formed by the above method. A common test pad formed between the adjacent transistor regions of each transistor region group is employed by the disclosure to perform array test on the adjacent transistor regions. Thus the size of the adjacent fringe region of each transistor region may be reduced to facilitate achieving narrow frame of a display.
Public/Granted literature
- US20160341789A1 Method for Forming a Test Pad and Method for Performing Array Test Using the Test Pad Public/Granted day:2016-11-24
Information query