- Patent Title: Semiconductor memory apparatus having open bit line structure in which a sense amplifier array shared between a dummy array and normal array,comparing one bit line of the normal array with two or more bit lines of the dummy array
-
Application No.: US15013433Application Date: 2016-02-02
-
Publication No.: US09666254B1Publication Date: 2017-05-30
- Inventor: Jai Yong Woo
- Applicant: SK hynix Inc.
- Applicant Address: KR Gyeonggi-do
- Assignee: SK Hynix Inc.
- Current Assignee: SK Hynix Inc.
- Current Assignee Address: KR Gyeonggi-do
- Agency: IP & T Group LLP
- Priority: KR10-2015-0155940 20151106
- Main IPC: G11C7/02
- IPC: G11C7/02 ; G11C8/10 ; G11C7/06

Abstract:
A semiconductor memory apparatus may include a memory bank having a plurality of memory cell arrays. The memory bank may have an open bit line structure. A sense amplifier array may be coupled in common with adjacent memory cell arrays. A sense amplifier coupled in common with a dummy array and a normal array may be coupled with one bit line disposed in the normal array and two bit lines disposed in the dummy array.
Public/Granted literature
- US20170133069A1 SEMICONDUCTOR MEMORY APPARATUS HAVING OPEN BIT LINE STRUCTURE Public/Granted day:2017-05-11
Information query